

### **Introduction to GPU computing**



### **Outline**

- Motivation: Trends in HPC
- Hardware Architecture
- Software Environment
- How to program on GPU





# Motivation: Why running on GPUs?

- Massively parallel
- Hundreds of cores
- Many threads approach
- Programmable:CUDA
- Several software available:
  - Machine Learning: Caffe, Tensorflow, Theano
  - o MD: Lammps, Amber
  - Weather prediction: Cosmo





# **Motivation: Why running on GPUs?**

- Single-thread performance increased ~ linearly
- Number of logical cores is increasing ~ power law
- The frequence ~ constant



Original data up to the year 2010 collected and plotted by M. Horowitz, F. Labonte, O. Shacham, K. Olukotun, L. Hammond, and C. Batten New plot and data collected for 2010-2015 by K. Rupp





### **Why GPU? Performance!**



From Nvidia programming guide





# **V100** vs Intel procs

#### **NVIDIA TESLA V100 SPECIFICATIONS**

|                                       | Tesla V100 for NVLink    | Tesla V100 for PCIe |  |
|---------------------------------------|--------------------------|---------------------|--|
| PERFORMANCE<br>with NVIDIA GPU Boost* | DOUBLE-PRECISION         | DOUBLE-PRECISION    |  |
|                                       | 7.8 teraFLOPS            | 7 teraFLOPS         |  |
|                                       | SINGLE-PRECISION         | SINGLE-PRECISION    |  |
|                                       | 15.7 teraFLOPS           | 14 teraFLOPS        |  |
|                                       | DEEP LEARNING            | DEEP LEARNING       |  |
|                                       | 125 <sub>teraFLOPS</sub> | 112 teraFLOPS       |  |
| INTERCONNECT BANDWIDTH Bi-Directional | NVLINK                   | PCIE                |  |
| DI-DII ectionat                       | 300 <sub>GB/s</sub>      | 32 <sub>GB/s</sub>  |  |
| MEMORY<br>CoWoS Stacked HBM2          | CAPA                     | ACITY               |  |
| COWOS STACKED HBM2                    | 32/16 GB HBM2 BANDWIDTH  |                     |  |
|                                       |                          |                     |  |
|                                       | 900 <sub>GB/s</sub>      |                     |  |
| POWER                                 |                          |                     |  |
| Max Consumption                       | 300 WATTS                | 250 WATTS           |  |

ÉCOLE POLYTECHNIQUE









GPUs are everywhere the Web goes.

Making full use of GPUs is essential for any modern computing platform.

But.. Traditionally the Web has not made effective use of GPUs.

That is changing...

# **GPU advantadge: Performance**

#### **Benchmarking Cost of Training MLP for MNIST**





Quantum-ESPRESSO + SIRIUS





### **TAKE HOME MESSAGE**

The reason behind the discrepancy in floating-point capability between the CPU and the GPU is that the GPU is specialized for compute-intensive, highly parallel computation exactly what graphics rendering is about and therefore designed such that more transistors are devoted to data processing rather than data caching and flow control.

From NVidia programming guide: https://docs.nvidia.com/cuda/cuda-c-programming-guide/inde x.html



# **GPU disadvantage?**

- Architecture not as flexible as CPU. (But easier to get performance).
- Must rewrite algorithms and maintain software in GPU languages.
- Discrete GPUs attached to CPU via relatively slow PCIe
  - 16/32 GB/s bi-directional via PCIE
  - 300 GB/s via NVlink, but not very much available
- Limited memory (16-32GB).





### **GPUs Hardware Architecture**





### From CPU to GPU







### From CPU to GPU

- Remove the components that helps single instruction stream to run faster.
- Maximize the chip area dedicated to computation



#### From CPU to GPU

- GPUs: many core devices.
- Designed for gaming industry: optimize the execution throughput of massive number of threads(1000+).
- Mask memory latency by interleaving threads execution.







# Streaming Multiprocessors Architecture - simplified

- Many memory regions available each with different performance characteristics
- Must map the data set to the right memory type





# **Streaming Multiprocessors**

- Each GPU is comprised of one or more Streaming Multiprocessors(SM)
- Instructions are executed in multiple of 32 threads(warp).
- Each SM has a collection of cores, register, memory









# **CUDA Jargon**

- Host The CPU and its memory (host memory)
- Device The GPU and its memory (device memory)







### **Accelerated node: Overview**







### **Accelerated node:**

Separated memory space.

 CPU and GPU have to manage the memory separately.

 The CPU is responsible for allocate the memory.

 Kernels must be launched from the CPU.







#### **TAKE HOME MESSAGE**

CPU and GPUs are independent from each other. As such, it is the programmer's responsibility to manage the resources.





# How can you program on GPU?

**Programming languages** 

Effort

OpenACC/OpenCL directives

Libraries

- Maximum flesibility
  - Cuda C/C++/Fortran
- Simple programming directives
  - Simple compiler pragma
  - Compiler parallelization code
  - Target a variety of platform
- Drop-in Acceleration
  - Highly optimized by GPU experts
  - FFT, BLAS, LAPACK, magma, RNG





#### **GPU-accelerated libraries(NVIDIA)**

- cuFFT FFT transform
- cuBLAS Basic Linear Algebra
- cuSPARSE Sparse Matrix Routines
- cuSOLVER Dense and Sparse Direct Solver
- cuDNN deep learning
- Magma Matrix Algebra on GPU and multicore architectures

#### cuRAND: Up to 75x Faster vs. Intel MKL



#### cuFFT: up to 700 GFLOPS

1D Complex, Batched FFTs
Used in Audio Processing and as a Foundation for 2D and 3D FFTs











#### OpenACC Directives

```
Manage
              #pragma acc data copyin(a,b) copyout(c)
Data
Movement
                #pragma acc parallel
Initiate
                #pragma acc loop gang vector
Parallel
                    for (i = 0; i < n; ++i) {
Execution
                        z[i] = x[i] + y[i];
                         . . .
Optimize
Loop
                                   OpenACC
Mappings
```

- Incremental
- Single source
- Interoperable
- Performance portable
- CPU, GPU, MIC





### **CUDA Overview**

Parallel computing architecture developed by NVIDIA

CUDA programming interface consist of:

- C language extensions to target portions of source code on the compute device
- A runtime library split into:
  - Host(CPU): component executes on host, provides functions to control and access one or more compute devices
  - Device(GPU): component executes on device, provides device-specific functions
  - Common component provide built-in vector types and subset of C standard library supported both on host and device





#### **CUDA: Tools**

- Compilers
  - Need to compile separately host code and device code
  - Host code: gcc, intel Device code: nvcc (module load cuda on Deneb)
- Debugger
  - Cuda-gdb: extension of gdb debugger
- Nvprof
  - Cuda profiler to help with cuda optimization
- https://developer.nvidia.com/cuda-zone

Home > Accelerated Computing > CUDA Zone

#### **CUDA** Zone

CUDA® is a parallel computing platform and programming model invented by NVIDIA. It enables dramatic increases in computing performance by harnessing the power of the graphics processing unit (GPU). With millions of CUDA-enabled GPUs sold to date, software developers, scientists and researchers are using GPU-accelerated computing for broad-ranging applications.



#### **CUDA Toolkit**

All about the NVIDIA CUDA parallel computing platform



#### Training

First steps for getting started in parallel computing



#### Tools & Ecosystem From accelerated cloud appli

Learn more >

From accelerated cloud appliances to profiling tools, a gold mine of information

Learn more >



#### More Accelerated Computing

Learn more about accelerated computing

Learn more



#### Downloads

Get the latest accelerated computing downloads

Learn mor



#### Resources

Materials and links especially for GPU
Computing professionals and developers

Learn more >





# **Compute Capability: which GPU?**

- Specification and features of a compute device depends on its compute capability
- Defined by major and minor version number

| Architecture name | Compute capability | GPUs                         | <b>Example Features</b>         |  |
|-------------------|--------------------|------------------------------|---------------------------------|--|
| Tesla             | 1.0                | GeForce 8800, Tesla C870     | Basic Functionality             |  |
|                   | 1.1                | GeForce 9800, Quadro FX 4700 |                                 |  |
|                   |                    |                              | Async Memory transfer           |  |
|                   | 1.3                | GeForce GTX 295, Tesla C1060 |                                 |  |
|                   |                    |                              | Double precision                |  |
| Fermi             | 2.0                | GeForce GTX 480, Tesla C2050 | R/W Memory Cache                |  |
| Kepler            | 3.0                | GeForce GTX 680, Tesla K10   | Wrap Shuffle Functions          |  |
|                   | 3.5                | Tesla K20, K20X, K40         | Dynamic Parallelism             |  |
|                   | 3.7                | Tesla K80                    | More register and shared memory |  |
| Maxwell           | 5.x                | GeFroce GTX 970, Tegra X1    | Power efficient architecture    |  |
| Pascal            | 6.x                | Pascal                       | NVlink, Mixed precision         |  |





# **Data-Parallel Computing**

- Performs operations on a data set organized into a common structure (ef. An array).
- A set of tasks work collectively and **simultaneously** on the same structure with each task operating on its own portion of the structure.
- Tasks perform identical operations on their portions of the structure.
   Operations on each portion must be independent.





# **Data Dependence**

 Data dependence occurs when a program statement refers to the data of a preceding statement

```
a = 2 * x;
b = 2 * y;
c = 3 * x;
```

These 3 statement are independent

b depends on a, c depends on a and b

Data dependence limits the parallelism





# **Data-Parallel Computing Example**



$$C_x = A_x + B_x$$

- Data set consisting of arrays A,B and C
- Same operations performed on each element

$$C_x = A_x + B_x$$

 Two tasks operating on a subset of the arrays.
 Tasks 0 and 1 are independent. Could have more tasks.

# **Data-Parallel Computing on GPUs**

Data-parallel computing maps well to GPUs:

- Identical operations executed on many data elements in parallel
- Simplified logic allows increased ration of computation





# The CUDA Programming Model

- The GPU is a compute device that
  - Has its own RAM(device memory)
  - Runs data-parallel portions of an application as kernels by using many threads
- Kernels are:
  - C/C++ functions with some restrictions, and a few language extension
  - Executed by many threads
- GPU vs. CPU threads
  - GPU threads are extremely lightweight
  - GPU needs 1000s of threads for full efficiency
  - A multi-core CPU needs only a few





# **Many-threads approach**

- The cores in the streaming multiprocessors are SIMT(Single Instruction Multiple Threads)
- All the cores execute the same instruction on different data
- Vector computing
- minimum of 32 threads doing the same thing at the same time (warp)
- Lots of active threads = the key to performance
- Execution alternates between active warps which become inactive when they wait for data.
- Threads are organized in grids of blocks.





# **CUDA Threads Hierarchy**

CUDA is designed to execute 1000s of threads

Threads are grouped together into thread blocks

Threads are grouped together into a grid





# **CUDA Thread Hierarchy**

- Thread blocks and Grids can be 1D, 2D or 3D
- Dimensions set at launch time
- Thread blocks and grids do not need to have the same dimensionality, e.g. 1D grid of 2D blocks
- Thread blocks must execute independently







# **CUDA Programming Model**

- The host launches kernels
- The host is responsible for:
  - Managing the allocated memory on host and device
  - Data exchange between host and device
  - Error handling







### **CUDA APIS**

Can use CUDA through CUDA C (Runtime API), or Driver API

- Those class will focus on CUDA C
- Driver API has a much more verbose syntax
- Don't confuse the two when referring to CUDA Documentation
  - cuFunctionName Driver API
  - cudaFunctionName() Runtime API





#### What the programmer express in CUDA

- Computation partitioning (where does the computation occur?)
  - Declarations on functions \_\_host\_\_, global\_\_, device\_\_
  - Mapping of thread programs to device: compute<<<gs,bs>>>(<args>)
- Data partitioning (where does data reside, who may access it and how?)
  - Declaration on data <u>\_\_shared\_\_</u>, <u>\_\_device\_\_</u>, <u>\_\_constant</u>
- Data management and orchestration
  - Copying to/from host:
    - e.g., cudaMemcpy(h\_obj,d\_obj, size, cudaMemcpyDevicetoHost)
- Concurrency management
  - e.g. \_\_\_Synchthreads()





#### **CUDA Kernel Launch Syntax**

Maximum number of threads per block

 CUDA Kernels are launched by the host using a modified C function call syntax

myKernel<<<dim3 dGrid, dim3dBlock>>(...)

dim3 is vector type x,y and z component (dG.x)

| Technical specifications                              | Compute capability (version) |     |     |     |                    |     |     |     |     |     |
|-------------------------------------------------------|------------------------------|-----|-----|-----|--------------------|-----|-----|-----|-----|-----|
|                                                       | 1.0                          | 1.1 | 1.2 | 1.3 | 2.x                | 3.0 | 3.5 | 3.7 | 5.0 | 5.2 |
| Maximum dimensionality of grid of thread blocks       | 2                            |     |     |     | 3                  |     |     |     |     |     |
| Maximum x-dimension of a grid of thread blocks        | 65535                        |     |     |     | 2 <sup>31</sup> -1 |     |     |     |     |     |
| Maximum y-, or z-dimension of a grid of thread blocks | 65535                        |     |     |     |                    |     |     |     |     |     |
| Maximum dimensionality of thread block                | 3                            |     |     |     |                    |     |     |     |     |     |
| Maximum x- or y-dimension of a block                  | 512                          |     |     |     | 1024               |     |     |     |     |     |
| Maximum z-dimension of a block                        | 64                           |     |     |     |                    |     |     |     |     |     |

512

1024

#### **CUDA Kernels**

- Denoted by \_\_global\_\_ function qualifier
  - \_\_global\_\_ void mykernel(\*float a)
- Called from host, executed on device(on the SM)
- Some restrictions:
  - No access to host memory
  - Must return void
  - No static variable
  - No access to host functions





# **CUDA Syntax – Kernels**

Kernels can take arguments just like any C function

- Pointer to device memory
- Parameters passed by value

```
__global__ void SimpleKernel(float *a, float b)
{
    a[0] = b;
}
```



# **CUDA Syntax - Kernels**

Kernels must be declared in the source/header files before they are called

```
// Kernel declaration
  global void kernel(*float a)
Int main()
  dim3 gridSize, blockSize;
  float *a;
  kernel<<<gridSize,blockSize>>>(a);
  global void kernel(float* a)
```





#### **CUDA Syntax - Kernels**

Kernels have read-only built-in variables:

- gridDim: dimensions of the grid.
- blockIdx: unique index of a block within a grid.
- blockDim: dimensions of the block.
- threadIdx: unique index of the thread within a block.
- Cannot vary the size of the blocks or grids during kernel call.
- The code inside the kernel is written from single thread point of view.





# **CUDA Syntax - Kernles**

- All C operators are supported
  - eg. +, \*, /, ^ ,>,>>
- All functions from the standard math library
  - eg. sinf,(), cosf(), ceilf(), fabsf()
- Control flow statements too
  - eg. If(), while(), for()





#### Hello, World!

```
int main( void ) {
    printf( "Hello, World!\n" );
    return 0;
}
```

- To compile: nvcc –o hello\_world hello\_world.cu
- To execute: ./hello\_world
- This basic program is just standard C that runs on the host
- NVIDIA's compiler (nvcc) will not complain about CUDA programs with no device code





#### Hello, World! with Device Code

```
__global__ void kernel( void ) {
}
```

- CUDA C keyword \_\_global\_\_ indicates that a function
  - Runs on the device
  - Called from host code
- nvcc splits source file into host and device components
  - NVIDIA's compiler handles device functions like kernel ()
  - Standard host compiler handles host functions like main ()
    - gcc, icc, ...
    - Microsoft Visual C





#### Hello, World! with Device Code

```
int main( void ) {
    kernel<<< 1, 1 >>>();
    printf( "Hello, World!\n" );
    return 0;
}
```

- Triple angle brackets mark a call from host code to device code
  - A "kernel launch" in CUDA jargon
  - We'll discuss the parameters inside the angle brackets later
- This is all that's required to execute a function on the GPU!
- The function **kernel** () does nothing, so let us run something a bit more useful:





# **CUDA Syntax - Kernels**

- Through built-in variable is possible to index your arrays
- Map local thread ID to a global

```
// create two dimensional 5x3 thread blocks
dim3 block size;
block size.x = 5;
block size.y = 3;
// configure a two dimensional grid as well
dim3 grid size;
grid size.x = 3;
grid size.y = 2;
// grid size & block size are passed as arguments to the triple
chevrons as usual
kernel<<<grid size,block size>>>(device array);
```







# <u>CUDA Syntax – Inside the Kernel</u>

```
global void kernel(int *array)
int index x = blockIdx.x * blockDim.x + threadIdx.x;
int index y = blockIdx.y * blockDim.y + threadIdx.y;
// map the two 2D indices to a single linear, 1D index
int grid width = gridDim.x * blockDim.x;
int index = index y * grid width + index x;
// map the two 2D block indices to a single linear, 1D block index
int result = blockIdx.y * gridDim.x + blockIdx.x;
// write out the result
array[index] = result;
```







#### **CUDA Syntax – Index & Size Calculations**

- Global index calculation in 1D
  - Idx = blockIdx.x\*blockDimx\*x + threadIdx.x
- Grid size calculation

#### GridSize = (Size + BlkDim - 1)/BlkDim (integer division)

- Size: Total size of the array
- BlkDim: Size of the block (max 1024)
- GridSize: Number of blocks in the grid





# **CUDA Syntax – Thread Identifiers**

Result for each kernel launched with the following execution configuration:

#### *MyKernel*<<<*3*,*4*>>>(a);

```
int idx = blockIdx.x*blockDim.x+threadIdx.x;
global void Mykernel(int* a)
int idx = blockIdx.x*blockDim.x+threadIdx.x;
a[idx] = blockIdx.x;
global void Mykernel(int* a)
int idx = blockIdx.x*blockDim.x+threadIdx.x;
a[idx] = threadIdx.x;
```

```
a = 5 5 5 5 5 5 5 5 5 5 5 5 5
a = 0 0 0 0 1 1 1 1 2 2 2 2
a = 0 1 2 3 0 1 2 3 0 1 2 3
```

#### **User-defined device functions**

- Can write/call your own device functions
  - \_\_device\_\_ float myDeviceFunctions()
  - Device functions cannot be called by the host

```
__device__ float myDeviceFunction()
{
    .....
}

__global__ void myKernel(float* a)
{
    int idx = blockIdx.x*blockDim.x + threadIdx.x;
    a[idx] = myDeviceFunction(idx);
}
```





#### **CUDA Syntax – Memory Management**

- cudaMalloc(void\*\* pointer, size\_t nbytes)
- cudaMemset(void\* pointer, int value, size\_t count)
- cudaFree(void\* pointer)

```
int n = 1024;
int nBytes = 1024*sizeof(int);
Int *a=0;
cudaMalloc((void**)&a,nBytes);
cudaMemset(a,0,nBytes);
cudaFree(a);
```





#### **CUDA Syntax – Memory Spaces**

- Host and device have separate memory spaces
  - Data are moved between CPU and GPU via PCIe bus
- Pointers were just addresses
  - Can't tell from the pointer value whether the address is on device or host
  - Must exercise caution when dereferencing a pointer





#### **CUDA Syntax – Data Transfers**

- Host code manages data transfers to and from the device:
  - cudaMemcpy(void\* dst, void\* src, size\_t nbytes, enum cudaMemcpyKind direction);

#### Direction is one of

- cudaMemcpyHostToDevice
- cudaMemcpyDeviceToHost
- cudaMemcpyHostToHost
- cudaMemcpyDefault
- Blocking calls, return once copy is complete
- Waits for all outstanding CUDA calls to complete before starting transfer
- cudaMemcpyDefault is chosen by runtime





#### **CUDA Syntax - Synchronization**

- Kernels launches are asynchronous,
  - They return to CPU immediately
  - Kernel starts executing once all outstanding CUDA calls are complete
- cudaMemcpy() is synchronous
  - Blocks until copy is complete
  - Copy starts once all outstanding CUDA calls are completed
- cudaDeviceSynchronize()
  - Blocks until all outstanding CUDA calls are complete

```
cudaMemcpy(...,cudaMemcpyHostToDevice);
//data are on device at this point
MyKernel<<<...>>> (...);
//return to the CPU immediately
cudaMemcpy(...,cudaMemcpyDeviceToHost);
//CPU wats until kernel is complete
//and then transfers the data
//Data is on the CPU at this point
```





#### **CUDA Syntax – Error Management**

- Host code manages errors
- Most CUDA functions return cudaError\_t
  - Enumeration type
    - cudaSucces (value 0) indicates no error
    - Use cudaGetErrorString()
- char\* cudaGetErrorString(cudaError\_t err)
  - Return a string describing the error condition

```
cudaError_t err;
e = cudaMemcpy(...);
If(e) printf("Error: %s\n",cudaGetErrorString(err));
```





#### **CUDA Syntax – Error Management**

- Kernels launches have no return value!
- cudaError\_t cudaGetLastError()
  - Return error code for last CUDA runtime function (including kernel launches)
    - At exit, clears global error state; subsequent calls will return "success"
  - In case of multiple errors, only the last one is reported
  - If asynchronous cudaDeviceSynchronize() must be called before



